|
PAPI
5.0.1.0
|
00001 /****************************/ 00002 /* THIS IS OPEN SOURCE CODE */ 00003 /****************************/ 00004 00005 /* 00006 * File: power6_events_map.c 00007 * Author: Corey Ashford 00008 * cjashfor@us.ibm.com 00009 * Mods: <your name here> 00010 * <your email address> 00011 * 00012 * (C) Copyright IBM Corporation, 2007. All Rights Reserved. 00013 * Contributed by Corey Ashford <cjashfor@us.ibm.com> 00014 * 00015 * This file MUST be kept synchronised with the events file. 00016 * 00017 */ 00018 #include "perfctr-ppc64.h" 00019 00020 PPC64_native_map_t native_name_map[PAPI_MAX_NATIVE_EVENTS] = { 00021 {"PM_0INST_FETCH", -1} 00022 , 00023 {"PM_1PLUS_PPC_CMPL", -1} 00024 , 00025 {"PM_1PLUS_PPC_DISP", -1} 00026 , 00027 {"PM_BRU_FIN", -1} 00028 , 00029 {"PM_BR_MPRED_CCACHE", -1} 00030 , 00031 {"PM_BR_MPRED_COUNT", -1} 00032 , 00033 {"PM_BR_MPRED_CR", -1} 00034 , 00035 {"PM_BR_MPRED_TA", -1} 00036 , 00037 {"PM_BR_PRED", -1} 00038 , 00039 {"PM_BR_PRED_CCACHE", -1} 00040 , 00041 {"PM_BR_PRED_CR", -1} 00042 , 00043 {"PM_BR_PRED_LSTACK", -1} 00044 , 00045 {"PM_CYC", -1} 00046 , 00047 {"PM_DATA_FROM_L2", -1} 00048 , 00049 {"PM_DATA_FROM_L35_MOD", -1} 00050 , 00051 {"PM_DATA_FROM_MEM_DP", -1} 00052 , 00053 {"PM_DATA_FROM_RL2L3_MOD", -1} 00054 , 00055 {"PM_DATA_PTEG_1ST_HALF", -1} 00056 , 00057 {"PM_DATA_PTEG_2ND_HALF", -1} 00058 , 00059 {"PM_DATA_PTEG_SECONDARY", -1} 00060 , 00061 {"PM_DC_INV_L2", -1} 00062 , 00063 {"PM_DC_PREF_OUT_OF_STREAMS", -1} 00064 , 00065 {"PM_DC_PREF_STREAM_ALLOC", -1} 00066 , 00067 {"PM_DFU_ADD", -1} 00068 , 00069 {"PM_DFU_ADD_SHIFTED_BOTH", -1} 00070 , 00071 {"PM_DFU_BACK2BACK", -1} 00072 , 00073 {"PM_DFU_CONV", -1} 00074 , 00075 {"PM_DFU_ENC_BCD_DPD", -1} 00076 , 00077 {"PM_DFU_EXP_EQ", -1} 00078 , 00079 {"PM_DFU_FIN", -1} 00080 , 00081 {"PM_DFU_SUBNORM", -1} 00082 , 00083 {"PM_DPU_HELD_COMPLETION", -1} 00084 , 00085 {"PM_DPU_HELD_CR_LOGICAL", -1} 00086 , 00087 {"PM_DPU_HELD_CW", -1} 00088 , 00089 {"PM_DPU_HELD_FPQ", -1} 00090 , 00091 {"PM_DPU_HELD_FPU_CR", -1} 00092 , 00093 {"PM_DPU_HELD_FP_FX_MULT", -1} 00094 , 00095 {"PM_DPU_HELD_FXU_MULTI", -1} 00096 , 00097 {"PM_DPU_HELD_FXU_SOPS", -1} 00098 , 00099 {"PM_DPU_HELD_GPR", -1} 00100 , 00101 {"PM_DPU_HELD_INT", -1} 00102 , 00103 {"PM_DPU_HELD_ISYNC", -1} 00104 , 00105 {"PM_DPU_HELD_ITLB_ISLB", -1} 00106 , 00107 {"PM_DPU_HELD_LLA_END", -1} 00108 , 00109 {"PM_DPU_HELD_LSU", -1} 00110 , 00111 {"PM_DPU_HELD_LSU_SOPS", -1} 00112 , 00113 {"PM_DPU_HELD_MULT_GPR", -1} 00114 , 00115 {"PM_DPU_HELD_RESTART", -1} 00116 , 00117 {"PM_DPU_HELD_RU_WQ", -1} 00118 , 00119 {"PM_DPU_HELD_SMT", -1} 00120 , 00121 {"PM_DPU_HELD_SPR", -1} 00122 , 00123 {"PM_DPU_HELD_STCX_CR", -1} 00124 , 00125 {"PM_DPU_HELD_THERMAL", -1} 00126 , 00127 {"PM_DPU_HELD_THRD_PRIO", -1} 00128 , 00129 {"PM_DPU_HELD_XER", -1} 00130 , 00131 {"PM_DPU_HELD_XTHRD", -1} 00132 , 00133 {"PM_DSLB_MISS", -1} 00134 , 00135 {"PM_EE_OFF_EXT_INT", -1} 00136 , 00137 {"PM_FAB_ADDR_COLLISION", -1} 00138 , 00139 {"PM_FAB_CMD_ISSUED", -1} 00140 , 00141 {"PM_FAB_DCLAIM", -1} 00142 , 00143 {"PM_FAB_DMA", -1} 00144 , 00145 {"PM_FAB_MMIO", -1} 00146 , 00147 {"PM_FAB_NODE_PUMP", -1} 00148 , 00149 {"PM_FAB_RETRY_NODE_PUMP", -1} 00150 , 00151 {"PM_FAB_RETRY_SYS_PUMP", -1} 00152 , 00153 {"PM_FAB_SYS_PUMP", -1} 00154 , 00155 {"PM_FLUSH", -1} 00156 , 00157 {"PM_FLUSH_ASYNC", -1} 00158 , 00159 {"PM_FLUSH_FPU", -1} 00160 , 00161 {"PM_FLUSH_FXU", -1} 00162 , 00163 {"PM_FPU0_1FLOP", -1} 00164 , 00165 {"PM_FPU0_DENORM", -1} 00166 , 00167 {"PM_FPU0_FCONV", -1} 00168 , 00169 {"PM_FPU0_FEST", -1} 00170 , 00171 {"PM_FPU0_FIN", -1} 00172 , 00173 {"PM_FPU0_FLOP", -1} 00174 , 00175 {"PM_FPU0_FMA", -1} 00176 , 00177 {"PM_FPU0_FPSCR", -1} 00178 , 00179 {"PM_FPU0_FRSP", -1} 00180 , 00181 {"PM_FPU0_FSQRT_FDIV", -1} 00182 , 00183 {"PM_FPU0_FXDIV", -1} 00184 , 00185 {"PM_FPU0_FXMULT", -1} 00186 , 00187 {"PM_FPU0_SINGLE", -1} 00188 , 00189 {"PM_FPU0_STF", -1} 00190 , 00191 {"PM_FPU0_ST_FOLDED", -1} 00192 , 00193 {"PM_FPU1_1FLOP", -1} 00194 , 00195 {"PM_FPU1_DENORM", -1} 00196 , 00197 {"PM_FPU1_FCONV", -1} 00198 , 00199 {"PM_FPU1_FEST", -1} 00200 , 00201 {"PM_FPU1_FIN", -1} 00202 , 00203 {"PM_FPU1_FLOP", -1} 00204 , 00205 {"PM_FPU1_FMA", -1} 00206 , 00207 {"PM_FPU1_FPSCR", -1} 00208 , 00209 {"PM_FPU1_FRSP", -1} 00210 , 00211 {"PM_FPU1_FSQRT_FDIV", -1} 00212 , 00213 {"PM_FPU1_FXDIV", -1} 00214 , 00215 {"PM_FPU1_FXMULT", -1} 00216 , 00217 {"PM_FPU1_SINGLE", -1} 00218 , 00219 {"PM_FPU1_STF", -1} 00220 , 00221 {"PM_FPU1_ST_FOLDED", -1} 00222 , 00223 {"PM_FPU_1FLOP", -1} 00224 , 00225 {"PM_FPU_FCONV", -1} 00226 , 00227 {"PM_FPU_FIN", -1} 00228 , 00229 {"PM_FPU_FLOP", -1} 00230 , 00231 {"PM_FPU_FXDIV", -1} 00232 , 00233 {"PM_FPU_FXMULT", -1} 00234 , 00235 {"PM_FPU_ISSUE_0", -1} 00236 , 00237 {"PM_FPU_ISSUE_1", -1} 00238 , 00239 {"PM_FPU_ISSUE_2", -1} 00240 , 00241 {"PM_FPU_ISSUE_DIV_SQRT_OVERLAP", -1} 00242 , 00243 {"PM_FPU_ISSUE_OOO", -1} 00244 , 00245 {"PM_FPU_ISSUE_STALL_FPR", -1} 00246 , 00247 {"PM_FPU_ISSUE_STALL_ST", -1} 00248 , 00249 {"PM_FPU_ISSUE_STALL_THRD", -1} 00250 , 00251 {"PM_FPU_ISSUE_STEERING", -1} 00252 , 00253 {"PM_FPU_ISSUE_ST_FOLDED", -1} 00254 , 00255 {"PM_FXU_IDLE", -1} 00256 , 00257 {"PM_FXU_PIPELINED_MULT_DIV", -1} 00258 , 00259 {"PM_GCT_EMPTY_CYC", -1} 00260 , 00261 {"PM_GCT_FULL_CYC", -1} 00262 , 00263 {"PM_GCT_NOSLOT_CYC", -1} 00264 , 00265 {"PM_GXI_ADDR_CYC_BUSY", -1} 00266 , 00267 {"PM_GXI_CYC_BUSY", -1} 00268 , 00269 {"PM_GXI_DATA_CYC_BUSY", -1} 00270 , 00271 {"PM_GXO_ADDR_CYC_BUSY", -1} 00272 , 00273 {"PM_GXO_CYC_BUSY", -1} 00274 , 00275 {"PM_GXO_DATA_CYC_BUSY", -1} 00276 , 00277 {"PM_GX_DMA_READ", -1} 00278 , 00279 {"PM_GX_DMA_WRITE", -1} 00280 , 00281 {"PM_IBUF_FULL_CYC", -1} 00282 , 00283 {"PM_IC_DEMAND_L2_BHT_REDIRECT", -1} 00284 , 00285 {"PM_IC_DEMAND_L2_BR_REDIRECT", -1} 00286 , 00287 {"PM_IC_PREF_REQ", -1} 00288 , 00289 {"PM_IC_PREF_WRITE", -1} 00290 , 00291 {"PM_IC_RELOAD_SHR", -1} 00292 , 00293 {"PM_IC_REQ", -1} 00294 , 00295 {"PM_IERAT_MISS", -1} 00296 , 00297 {"PM_IFU_FIN", -1} 00298 , 00299 {"PM_INST_CMPL", -1} 00300 , 00301 {"PM_INST_DISP_LLA", -1} 00302 , 00303 {"PM_INST_FETCH_CYC", -1} 00304 , 00305 {"PM_INST_FROM_L1", -1} 00306 , 00307 {"PM_INST_FROM_L2", -1} 00308 , 00309 {"PM_INST_FROM_L35_MOD", -1} 00310 , 00311 {"PM_INST_FROM_MEM_DP", -1} 00312 , 00313 {"PM_INST_FROM_RL2L3_MOD", -1} 00314 , 00315 {"PM_INST_IMC_MATCH_CMPL", -1} 00316 , 00317 {"PM_INST_PTEG_1ST_HALF", -1} 00318 , 00319 {"PM_INST_PTEG_2ND_HALF", -1} 00320 , 00321 {"PM_INST_PTEG_SECONDARY", -1} 00322 , 00323 {"PM_INST_TABLEWALK_CYC", -1} 00324 , 00325 {"PM_ISLB_MISS", -1} 00326 , 00327 {"PM_ITLB_REF", -1} 00328 , 00329 {"PM_L1_ICACHE_MISS", -1} 00330 , 00331 {"PM_L1_PREF", -1} 00332 , 00333 {"PM_L1_WRITE_CYC", -1} 00334 , 00335 {"PM_L2SA_CASTOUT_MOD", -1} 00336 , 00337 {"PM_L2SA_CASTOUT_SHR", -1} 00338 , 00339 {"PM_L2SA_DC_INV", -1} 00340 , 00341 {"PM_L2SA_IC_INV", -1} 00342 , 00343 {"PM_L2SA_LD_HIT", -1} 00344 , 00345 {"PM_L2SA_LD_MISS_DATA", -1} 00346 , 00347 {"PM_L2SA_LD_MISS_INST", -1} 00348 , 00349 {"PM_L2SA_LD_REQ", -1} 00350 , 00351 {"PM_L2SA_LD_REQ_DATA", -1} 00352 , 00353 {"PM_L2SA_LD_REQ_INST", -1} 00354 , 00355 {"PM_L2SA_MISS", -1} 00356 , 00357 {"PM_L2SA_ST_HIT", -1} 00358 , 00359 {"PM_L2SA_ST_MISS", -1} 00360 , 00361 {"PM_L2SA_ST_REQ", -1} 00362 , 00363 {"PM_L2SB_CASTOUT_MOD", -1} 00364 , 00365 {"PM_L2SB_CASTOUT_SHR", -1} 00366 , 00367 {"PM_L2SB_DC_INV", -1} 00368 , 00369 {"PM_L2SB_IC_INV", -1} 00370 , 00371 {"PM_L2SB_LD_HIT", -1} 00372 , 00373 {"PM_L2SB_LD_MISS_DATA", -1} 00374 , 00375 {"PM_L2SB_LD_MISS_INST", -1} 00376 , 00377 {"PM_L2SB_LD_REQ", -1} 00378 , 00379 {"PM_L2SB_LD_REQ_DATA", -1} 00380 , 00381 {"PM_L2SB_LD_REQ_INST", -1} 00382 , 00383 {"PM_L2SB_MISS", -1} 00384 , 00385 {"PM_L2SB_ST_HIT", -1} 00386 , 00387 {"PM_L2SB_ST_MISS", -1} 00388 , 00389 {"PM_L2SB_ST_REQ", -1} 00390 , 00391 {"PM_L2_CASTOUT_MOD", -1} 00392 , 00393 {"PM_L2_LD_REQ_DATA", -1} 00394 , 00395 {"PM_L2_LD_REQ_INST", -1} 00396 , 00397 {"PM_L2_PREF_LD", -1} 00398 , 00399 {"PM_L2_PREF_ST", -1} 00400 , 00401 {"PM_L2_ST_MISS_DATA", -1} 00402 , 00403 {"PM_L3SA_HIT", -1} 00404 , 00405 {"PM_L3SA_MISS", -1} 00406 , 00407 {"PM_L3SA_REF", -1} 00408 , 00409 {"PM_L3SB_HIT", -1} 00410 , 00411 {"PM_L3SB_MISS", -1} 00412 , 00413 {"PM_L3SB_REF", -1} 00414 , 00415 {"PM_LARX", -1} 00416 , 00417 {"PM_LARX_L1HIT", -1} 00418 , 00419 {"PM_LD_MISS_L1", -1} 00420 , 00421 {"PM_LD_MISS_L1_CYC", -1} 00422 , 00423 {"PM_LD_REF_L1", -1} 00424 , 00425 {"PM_LD_REF_L1_BOTH", -1} 00426 , 00427 {"PM_LD_REQ_L2", -1} 00428 , 00429 {"PM_LSU0_DERAT_MISS", -1} 00430 , 00431 {"PM_LSU0_LDF", -1} 00432 , 00433 {"PM_LSU0_NCLD", -1} 00434 , 00435 {"PM_LSU0_NCST", -1} 00436 , 00437 {"PM_LSU0_REJECT", -1} 00438 , 00439 {"PM_LSU0_REJECT_DERAT_MPRED", -1} 00440 , 00441 {"PM_LSU0_REJECT_EXTERN", -1} 00442 , 00443 {"PM_LSU0_REJECT_L2MISS", -1} 00444 , 00445 {"PM_LSU0_REJECT_L2_CORR", -1} 00446 , 00447 {"PM_LSU0_REJECT_LHS", -1} 00448 , 00449 {"PM_LSU0_REJECT_NO_SCRATCH", -1} 00450 , 00451 {"PM_LSU0_REJECT_PARTIAL_SECTOR", -1} 00452 , 00453 {"PM_LSU0_REJECT_SET_MPRED", -1} 00454 , 00455 {"PM_LSU0_REJECT_STQ_FULL", -1} 00456 , 00457 {"PM_LSU0_REJECT_ULD", -1} 00458 , 00459 {"PM_LSU0_REJECT_UST", -1} 00460 , 00461 {"PM_LSU1_DERAT_MISS", -1} 00462 , 00463 {"PM_LSU1_LDF", -1} 00464 , 00465 {"PM_LSU1_REJECT", -1} 00466 , 00467 {"PM_LSU1_REJECT_DERAT_MPRED", -1} 00468 , 00469 {"PM_LSU1_REJECT_EXTERN", -1} 00470 , 00471 {"PM_LSU1_REJECT_L2_CORR", -1} 00472 , 00473 {"PM_LSU1_REJECT_LHS", -1} 00474 , 00475 {"PM_LSU1_REJECT_NO_SCRATCH", -1} 00476 , 00477 {"PM_LSU1_REJECT_PARTIAL_SECTOR", -1} 00478 , 00479 {"PM_LSU1_REJECT_SET_MPRED", -1} 00480 , 00481 {"PM_LSU1_REJECT_STQ_FULL", -1} 00482 , 00483 {"PM_LSU1_REJECT_ULD", -1} 00484 , 00485 {"PM_LSU1_REJECT_UST", -1} 00486 , 00487 {"PM_LSU_BOTH_BUS", -1} 00488 , 00489 {"PM_LSU_DERAT_MISS_CYC", -1} 00490 , 00491 {"PM_LSU_FLUSH_ALIGN", -1} 00492 , 00493 {"PM_LSU_FLUSH_DSI", -1} 00494 , 00495 {"PM_LSU_LDF_BOTH", -1} 00496 , 00497 {"PM_LSU_LMQ_FULL_CYC", -1} 00498 , 00499 {"PM_LSU_REJECT_L2_CORR", -1} 00500 , 00501 {"PM_LSU_REJECT_LHS", -1} 00502 , 00503 {"PM_LSU_REJECT_PARTIAL_SECTOR", -1} 00504 , 00505 {"PM_LSU_REJECT_STEAL", -1} 00506 , 00507 {"PM_LSU_REJECT_STQ_FULL", -1} 00508 , 00509 {"PM_LSU_REJECT_ULD", -1} 00510 , 00511 {"PM_LSU_REJECT_UST_BOTH", -1} 00512 , 00513 {"PM_LSU_ST_CHAINED", -1} 00514 , 00515 {"PM_LWSYNC", -1} 00516 , 00517 {"PM_MEM0_DP_CL_WR_GLOB", -1} 00518 , 00519 {"PM_MEM0_DP_CL_WR_LOC", -1} 00520 , 00521 {"PM_MEM0_DP_RQ_GLOB_LOC", -1} 00522 , 00523 {"PM_MEM0_DP_RQ_LOC_GLOB", -1} 00524 , 00525 {"PM_MEM1_DP_CL_WR_GLOB", -1} 00526 , 00527 {"PM_MEM1_DP_CL_WR_LOC", -1} 00528 , 00529 {"PM_MEM1_DP_RQ_GLOB_LOC", -1} 00530 , 00531 {"PM_MEM1_DP_RQ_LOC_GLOB", -1} 00532 , 00533 {"PM_MEM_DP_CL_WR_LOC", -1} 00534 , 00535 {"PM_MEM_DP_RQ_GLOB_LOC", -1} 00536 , 00537 {"PM_MRK_BR_TAKEN", -1} 00538 , 00539 {"PM_MRK_DATA_FROM_L2", -1} 00540 , 00541 {"PM_MRK_DATA_FROM_L2MISS", -1} 00542 , 00543 {"PM_MRK_DATA_FROM_L35_MOD", -1} 00544 , 00545 {"PM_MRK_DATA_FROM_MEM_DP", -1} 00546 , 00547 {"PM_MRK_DATA_FROM_RL2L3_MOD", -1} 00548 , 00549 {"PM_MRK_DTLB_REF", -1} 00550 , 00551 {"PM_MRK_FPU0_FIN", -1} 00552 , 00553 {"PM_MRK_FPU1_FIN", -1} 00554 , 00555 {"PM_MRK_INST_DISP", -1} 00556 , 00557 {"PM_MRK_INST_ISSUED", -1} 00558 , 00559 {"PM_MRK_LSU0_REJECT_L2MISS", -1} 00560 , 00561 {"PM_MRK_LSU0_REJECT_LHS", -1} 00562 , 00563 {"PM_MRK_LSU0_REJECT_ULD", -1} 00564 , 00565 {"PM_MRK_LSU0_REJECT_UST", -1} 00566 , 00567 {"PM_MRK_LSU1_REJECT_LHS", -1} 00568 , 00569 {"PM_MRK_LSU1_REJECT_ULD", -1} 00570 , 00571 {"PM_MRK_LSU1_REJECT_UST", -1} 00572 , 00573 {"PM_MRK_LSU_REJECT_ULD", -1} 00574 , 00575 {"PM_MRK_PTEG_FROM_L2", -1} 00576 , 00577 {"PM_MRK_PTEG_FROM_L35_MOD", -1} 00578 , 00579 {"PM_MRK_PTEG_FROM_MEM_DP", -1} 00580 , 00581 {"PM_MRK_PTEG_FROM_RL2L3_MOD", -1} 00582 , 00583 {"PM_MRK_STCX_FAIL", -1} 00584 , 00585 {"PM_MRK_ST_CMPL", -1} 00586 , 00587 {"PM_MRK_VMX0_LD_WRBACK", -1} 00588 , 00589 {"PM_MRK_VMX1_LD_WRBACK", -1} 00590 , 00591 {"PM_MRK_VMX_COMPLEX_ISSUED", -1} 00592 , 00593 {"PM_MRK_VMX_FLOAT_ISSUED", -1} 00594 , 00595 {"PM_MRK_VMX_PERMUTE_ISSUED", -1} 00596 , 00597 {"PM_MRK_VMX_SIMPLE_ISSUED", -1} 00598 , 00599 {"PM_MRK_VMX_ST_ISSUED", -1} 00600 , 00601 {"PM_NO_ITAG_CYC", -1} 00602 , 00603 {"PM_PMC2_SAVED", -1} 00604 , 00605 {"PM_PMC4_OVERFLOW", -1} 00606 , 00607 {"PM_PMC4_REWIND", -1} 00608 , 00609 {"PM_PMC5_OVERFLOW", -1} 00610 , 00611 {"PM_PTEG_FROM_L2", -1} 00612 , 00613 {"PM_PTEG_FROM_L2MISS", -1} 00614 , 00615 {"PM_PTEG_FROM_L35_MOD", -1} 00616 , 00617 {"PM_PTEG_FROM_MEM_DP", -1} 00618 , 00619 {"PM_PTEG_FROM_RL2L3_MOD", -1} 00620 , 00621 {"PM_PTEG_RELOAD_VALID", -1} 00622 , 00623 {"PM_PURR", -1} 00624 , 00625 {"PM_RUN_CYC", -1} 00626 , 00627 {"PM_SLB_MISS", -1} 00628 , 00629 {"PM_STCX", -1} 00630 , 00631 {"PM_STCX_CANCEL", -1} 00632 , 00633 {"PM_STCX_FAIL", -1} 00634 , 00635 {"PM_ST_FIN", -1} 00636 , 00637 {"PM_ST_HIT_L2", -1} 00638 , 00639 {"PM_ST_MISS_L1", -1} 00640 , 00641 {"PM_ST_REF_L1", -1} 00642 , 00643 {"PM_SUSPENDED", -1} 00644 , 00645 {"PM_SYNC_CYC", -1} 00646 , 00647 {"PM_TB_BIT_TRANS", -1} 00648 , 00649 {"PM_THRD_L2MISS", -1} 00650 , 00651 {"PM_THRD_ONE_RUN_CYC", -1} 00652 , 00653 {"PM_THRD_PRIO_0_CYC", -1} 00654 , 00655 {"PM_THRD_PRIO_7_CYC", -1} 00656 , 00657 {"PM_THRD_PRIO_DIFF_0_CYC", -1} 00658 , 00659 {"PM_THRD_SEL_T0", -1} 00660 , 00661 {"PM_TLB_REF", -1} 00662 , 00663 {"PM_VMX0_INST_ISSUED", -1} 00664 , 00665 {"PM_VMX0_LD_ISSUED", -1} 00666 , 00667 {"PM_VMX0_LD_WRBACK", -1} 00668 , 00669 {"PM_VMX0_STALL", -1} 00670 , 00671 {"PM_VMX1_INST_ISSUED", -1} 00672 , 00673 {"PM_VMX1_LD_ISSUED", -1} 00674 , 00675 {"PM_VMX1_LD_WRBACK", -1} 00676 , 00677 {"PM_VMX1_STALL", -1} 00678 , 00679 {"PM_VMX_COMPLEX_ISUED", -1} 00680 , 00681 {"PM_VMX_FLOAT_ISSUED", -1} 00682 , 00683 {"PM_VMX_FLOAT_MULTICYCLE", -1} 00684 , 00685 {"PM_VMX_PERMUTE_ISSUED", -1} 00686 , 00687 {"PM_VMX_RESULT_SAT_0_1", -1} 00688 , 00689 {"PM_VMX_RESULT_SAT_1", -1} 00690 , 00691 {"PM_VMX_SIMPLE_ISSUED", -1} 00692 , 00693 {"PM_VMX_ST_ISSUED", -1} 00694 , 00695 {"PM_0INST_FETCH_COUNT", -1} 00696 , 00697 {"PM_IBUF_FULL_COUNT", -1} 00698 , 00699 {"PM_GCT_FULL_COUNT", -1} 00700 , 00701 {"PM_NO_ITAG_COUNT", -1} 00702 , 00703 {"PM_INST_TABLEWALK_COUNT", -1} 00704 , 00705 {"PM_SYNC_COUNT", -1} 00706 , 00707 {"PM_RUN_COUNT", -1} 00708 , 00709 {"PM_THRD_ONE_RUN_COUNT", -1} 00710 , 00711 {"PM_LLA_CYC", -1} 00712 , 00713 {"PM_NOT_LLA_CYC", -1} 00714 , 00715 {"PM_LLA_COUNT", -1} 00716 , 00717 {"PM_DPU_HELD_THERMAL_COUNT", -1} 00718 , 00719 {"PM_GCT_NOSLOT_COUNT", -1} 00720 , 00721 {"PM_DERAT_REF_4K", -1} 00722 , 00723 {"PM_DERAT_MISS_4K", -1} 00724 , 00725 {"PM_IERAT_MISS_16G", -1} 00726 , 00727 {"PM_MRK_DERAT_REF_64K", -1} 00728 , 00729 {"PM_MRK_DERAT_MISS_64K", -1} 00730 , 00731 {"PM_BR_TAKEN", -1} 00732 , 00733 {"PM_DATA_FROM_DL2L3_SHR_CYC", -1} 00734 , 00735 {"PM_DATA_FROM_DMEM", -1} 00736 , 00737 {"PM_DATA_FROM_DMEM_CYC", -1} 00738 , 00739 {"PM_DATA_FROM_L21", -1} 00740 , 00741 {"PM_DATA_FROM_L25_SHR_CYC", -1} 00742 , 00743 {"PM_DATA_FROM_L2MISS", -1} 00744 , 00745 {"PM_DATA_FROM_L2_CYC", -1} 00746 , 00747 {"PM_DATA_FROM_L35_SHR", -1} 00748 , 00749 {"PM_DATA_FROM_L35_SHR_CYC", -1} 00750 , 00751 {"PM_DATA_FROM_L3_CYC", -1} 00752 , 00753 {"PM_DATA_FROM_LMEM_CYC", -1} 00754 , 00755 {"PM_DATA_FROM_RL2L3_SHR", -1} 00756 , 00757 {"PM_DATA_FROM_RL2L3_SHR_CYC", -1} 00758 , 00759 {"PM_DPU_HELD", -1} 00760 , 00761 {"PM_DPU_HELD_POWER", -1} 00762 , 00763 {"PM_DPU_WT_IC_MISS", -1} 00764 , 00765 {"PM_EXT_INT", -1} 00766 , 00767 {"PM_FAB_CMD_RETRIED", -1} 00768 , 00769 {"PM_FPU_DENORM", -1} 00770 , 00771 {"PM_FPU_FMA", -1} 00772 , 00773 {"PM_FPU_FPSCR", -1} 00774 , 00775 {"PM_FPU_FRSP", -1} 00776 , 00777 {"PM_FPU_FSQRT_FDIV", -1} 00778 , 00779 {"PM_FXU_BUSY", -1} 00780 , 00781 {"PM_HV_CYC", -1} 00782 , 00783 {"PM_IC_INV_L2", -1} 00784 , 00785 {"PM_INST_DISP", -1} 00786 , 00787 {"PM_INST_FROM_DMEM", -1} 00788 , 00789 {"PM_INST_FROM_L21", -1} 00790 , 00791 {"PM_INST_FROM_L35_SHR", -1} 00792 , 00793 {"PM_INST_FROM_RL2L3_SHR", -1} 00794 , 00795 {"PM_L2_CASTOUT_SHR", -1} 00796 , 00797 {"PM_L2_LD_MISS_DATA", -1} 00798 , 00799 {"PM_L2_LD_MISS_INST", -1} 00800 , 00801 {"PM_L2_MISS", -1} 00802 , 00803 {"PM_L2_ST_REQ_DATA", -1} 00804 , 00805 {"PM_LD_HIT_L2", -1} 00806 , 00807 {"PM_LSU_DERAT_MISS", -1} 00808 , 00809 {"PM_LSU_LDF", -1} 00810 , 00811 {"PM_LSU_LMQ_SRQ_EMPTY_CYC", -1} 00812 , 00813 {"PM_LSU_REJECT_DERAT_MPRED", -1} 00814 , 00815 {"PM_LSU_REJECT_LHS_BOTH", -1} 00816 , 00817 {"PM_LSU_REJECT_NO_SCRATCH", -1} 00818 , 00819 {"PM_LSU_REJECT_SET_MPRED", -1} 00820 , 00821 {"PM_LSU_REJECT_SLOW", -1} 00822 , 00823 {"PM_LSU_REJECT_ULD_BOTH", -1} 00824 , 00825 {"PM_LSU_REJECT_UST", -1} 00826 , 00827 {"PM_MEM_DP_CL_WR_GLOB", -1} 00828 , 00829 {"PM_MEM_DP_RQ_LOC_GLOB", -1} 00830 , 00831 {"PM_MRK_DATA_FROM_DMEM", -1} 00832 , 00833 {"PM_MRK_DATA_FROM_L21", -1} 00834 , 00835 {"PM_MRK_DATA_FROM_L35_SHR", -1} 00836 , 00837 {"PM_MRK_DATA_FROM_RL2L3_SHR", -1} 00838 , 00839 {"PM_MRK_FPU_FIN", -1} 00840 , 00841 {"PM_MRK_FXU_FIN", -1} 00842 , 00843 {"PM_MRK_IFU_FIN", -1} 00844 , 00845 {"PM_MRK_LD_MISS_L1", -1} 00846 , 00847 {"PM_MRK_LSU_REJECT_UST", -1} 00848 , 00849 {"PM_MRK_PTEG_FROM_DMEM", -1} 00850 , 00851 {"PM_MRK_PTEG_FROM_L21", -1} 00852 , 00853 {"PM_MRK_PTEG_FROM_L35_SHR", -1} 00854 , 00855 {"PM_MRK_PTEG_FROM_RL2L3_SHR", -1} 00856 , 00857 {"PM_MRK_ST_GPS", -1} 00858 , 00859 {"PM_PMC1_OVERFLOW", -1} 00860 , 00861 {"PM_PTEG_FROM_DMEM", -1} 00862 , 00863 {"PM_PTEG_FROM_L21", -1} 00864 , 00865 {"PM_PTEG_FROM_L35_SHR", -1} 00866 , 00867 {"PM_PTEG_FROM_RL2L3_SHR", -1} 00868 , 00869 {"PM_ST_REF_L1_BOTH", -1} 00870 , 00871 {"PM_ST_REQ_L2", -1} 00872 , 00873 {"PM_THRD_GRP_CMPL_BOTH_CYC", -1} 00874 , 00875 {"PM_THRD_PRIO_1_CYC", -1} 00876 , 00877 {"PM_THRD_PRIO_6_CYC", -1} 00878 , 00879 {"PM_THRD_PRIO_DIFF_1or2_CYC", -1} 00880 , 00881 {"PM_THRD_PRIO_DIFF_minus1or2_CYC", -1} 00882 , 00883 {"PM_HV_COUNT", -1} 00884 , 00885 {"PM_DPU_HELD_COUNT", -1} 00886 , 00887 {"PM_DPU_HELD_POWER_COUNT", -1} 00888 , 00889 {"PM_DPU_WT_IC_MISS_COUNT", -1} 00890 , 00891 {"PM_GCT_EMPTY_COUNT", -1} 00892 , 00893 {"PM_LSU_LMQ_SRQ_EMPTY_COUNT", -1} 00894 , 00895 {"PM_DERAT_REF_64K", -1} 00896 , 00897 {"PM_DERAT_MISS_64K", -1} 00898 , 00899 {"PM_IERAT_MISS_16M", -1} 00900 , 00901 {"PM_MRK_DERAT_REF_4K", -1} 00902 , 00903 {"PM_MRK_DERAT_MISS_4K", -1} 00904 , 00905 {"PM_DATA_FROM_DL2L3_SHR", -1} 00906 , 00907 {"PM_DATA_FROM_L25_MOD", -1} 00908 , 00909 {"PM_DATA_FROM_L3", -1} 00910 , 00911 {"PM_DATA_FROM_L3MISS", -1} 00912 , 00913 {"PM_DATA_FROM_RMEM", -1} 00914 , 00915 {"PM_DPU_WT", -1} 00916 , 00917 {"PM_FPU_STF", -1} 00918 , 00919 {"PM_FPU_ST_FOLDED", -1} 00920 , 00921 {"PM_FREQ_DOWN", -1} 00922 , 00923 {"PM_FXU0_BUSY_FXU1_IDLE", -1} 00924 , 00925 {"PM_FXU0_FIN", -1} 00926 , 00927 {"PM_INST_FROM_DL2L3_SHR", -1} 00928 , 00929 {"PM_INST_FROM_L25_MOD", -1} 00930 , 00931 {"PM_INST_FROM_L3", -1} 00932 , 00933 {"PM_INST_FROM_L3MISS", -1} 00934 , 00935 {"PM_INST_FROM_RMEM", -1} 00936 , 00937 {"PM_L1_DCACHE_RELOAD_VALID", -1} 00938 , 00939 {"PM_LSU_LMQ_SRQ_EMPTY_BOTH_CYC", -1} 00940 , 00941 {"PM_LSU_REJECT_EXTERN", -1} 00942 , 00943 {"PM_LSU_REJECT_FAST", -1} 00944 , 00945 {"PM_MRK_BR_MPRED", -1} 00946 , 00947 {"PM_MRK_DATA_FROM_DL2L3_SHR", -1} 00948 , 00949 {"PM_MRK_DATA_FROM_L25_MOD", -1} 00950 , 00951 {"PM_MRK_DATA_FROM_L3", -1} 00952 , 00953 {"PM_MRK_DATA_FROM_L3MISS", -1} 00954 , 00955 {"PM_MRK_DATA_FROM_RMEM", -1} 00956 , 00957 {"PM_MRK_DFU_FIN", -1} 00958 , 00959 {"PM_MRK_INST_FIN", -1} 00960 , 00961 {"PM_MRK_PTEG_FROM_DL2L3_SHR", -1} 00962 , 00963 {"PM_MRK_PTEG_FROM_L25_MOD", -1} 00964 , 00965 {"PM_MRK_PTEG_FROM_L3", -1} 00966 , 00967 {"PM_MRK_PTEG_FROM_L3MISS", -1} 00968 , 00969 {"PM_MRK_PTEG_FROM_RMEM", -1} 00970 , 00971 {"PM_MRK_ST_CMPL_INT", -1} 00972 , 00973 {"PM_PMC2_OVERFLOW", -1} 00974 , 00975 {"PM_PMC2_REWIND", -1} 00976 , 00977 {"PM_PMC4_SAVED", -1} 00978 , 00979 {"PM_PMC6_OVERFLOW", -1} 00980 , 00981 {"PM_PTEG_FROM_DL2L3_SHR", -1} 00982 , 00983 {"PM_PTEG_FROM_L25_MOD", -1} 00984 , 00985 {"PM_PTEG_FROM_L3", -1} 00986 , 00987 {"PM_PTEG_FROM_L3MISS", -1} 00988 , 00989 {"PM_PTEG_FROM_RMEM", -1} 00990 , 00991 {"PM_THERMAL_MAX", -1} 00992 , 00993 {"PM_THRD_CONC_RUN_INST", -1} 00994 , 00995 {"PM_THRD_PRIO_2_CYC", -1} 00996 , 00997 {"PM_THRD_PRIO_5_CYC", -1} 00998 , 00999 {"PM_THRD_PRIO_DIFF_3or4_CYC", -1} 01000 , 01001 {"PM_THRD_PRIO_DIFF_minus3or4_CYC", -1} 01002 , 01003 {"PM_THRESH_TIMEO", -1} 01004 , 01005 {"PM_DPU_WT_COUNT", -1} 01006 , 01007 {"PM_LSU_LMQ_SRQ_EMPTY_BOTH_COUNT", -1} 01008 , 01009 {"PM_DERAT_REF_16M", -1} 01010 , 01011 {"PM_DERAT_MISS_16M", -1} 01012 , 01013 {"PM_IERAT_MISS_64K", -1} 01014 , 01015 {"PM_MRK_DERAT_REF_16M", -1} 01016 , 01017 {"PM_MRK_DERAT_MISS_16M", -1} 01018 , 01019 {"PM_BR_MPRED", -1} 01020 , 01021 {"PM_DATA_FROM_DL2L3_MOD", -1} 01022 , 01023 {"PM_DATA_FROM_DL2L3_MOD_CYC", -1} 01024 , 01025 {"PM_DATA_FROM_L21_CYC", -1} 01026 , 01027 {"PM_DATA_FROM_L25_SHR", -1} 01028 , 01029 {"PM_DATA_FROM_L25_MOD_CYC", -1} 01030 , 01031 {"PM_DATA_FROM_L35_MOD_CYC", -1} 01032 , 01033 {"PM_DATA_FROM_LMEM", -1} 01034 , 01035 {"PM_DATA_FROM_MEM_DP_CYC", -1} 01036 , 01037 {"PM_DATA_FROM_RL2L3_MOD_CYC", -1} 01038 , 01039 {"PM_DATA_FROM_RMEM_CYC", -1} 01040 , 01041 {"PM_DPU_WT_BR_MPRED", -1} 01042 , 01043 {"PM_FPU_FEST", -1} 01044 , 01045 {"PM_FPU_SINGLE", -1} 01046 , 01047 {"PM_FREQ_UP", -1} 01048 , 01049 {"PM_FXU1_BUSY_FXU0_IDLE", -1} 01050 , 01051 {"PM_FXU1_FIN", -1} 01052 , 01053 {"PM_INST_FROM_DL2L3_MOD", -1} 01054 , 01055 {"PM_INST_FROM_L25_SHR", -1} 01056 , 01057 {"PM_INST_FROM_L2MISS", -1} 01058 , 01059 {"PM_INST_FROM_LMEM", -1} 01060 , 01061 {"PM_LSU_REJECT", -1} 01062 , 01063 {"PM_LSU_SRQ_EMPTY_CYC", -1} 01064 , 01065 {"PM_MRK_DATA_FROM_DL2L3_MOD", -1} 01066 , 01067 {"PM_MRK_DATA_FROM_L25_SHR", -1} 01068 , 01069 {"PM_MRK_DATA_FROM_LMEM", -1} 01070 , 01071 {"PM_MRK_INST_TIMEO", -1} 01072 , 01073 {"PM_MRK_LSU_DERAT_MISS", -1} 01074 , 01075 {"PM_MRK_LSU_FIN", -1} 01076 , 01077 {"PM_MRK_LSU_REJECT_LHS", -1} 01078 , 01079 {"PM_MRK_PTEG_FROM_DL2L3_MOD", -1} 01080 , 01081 {"PM_MRK_PTEG_FROM_L25_SHR", -1} 01082 , 01083 {"PM_MRK_PTEG_FROM_L2MISS", -1} 01084 , 01085 {"PM_MRK_PTEG_FROM_LMEM", -1} 01086 , 01087 {"PM_PMC3_OVERFLOW", -1} 01088 , 01089 {"PM_PTEG_FROM_DL2L3_MOD", -1} 01090 , 01091 {"PM_PTEG_FROM_L25_SHR", -1} 01092 , 01093 {"PM_PTEG_FROM_LMEM", -1} 01094 , 01095 {"PM_THRD_BOTH_RUN_CYC", -1} 01096 , 01097 {"PM_THRD_LLA_BOTH_CYC", -1} 01098 , 01099 {"PM_THRD_PRIO_3_CYC", -1} 01100 , 01101 {"PM_THRD_PRIO_4_CYC", -1} 01102 , 01103 {"PM_THRD_PRIO_DIFF_5or6_CYC", -1} 01104 , 01105 {"PM_THRD_PRIO_DIFF_minus5or6_CYC", -1} 01106 , 01107 {"PM_THRD_BOTH_RUN_COUNT", -1} 01108 , 01109 {"PM_DPU_WT_BR_MPRED_COUNT", -1} 01110 , 01111 {"PM_LSU_SRQ_EMPTY_COUNT", -1} 01112 , 01113 {"PM_DERAT_REF_16G", -1} 01114 , 01115 {"PM_DERAT_MISS_16G", -1} 01116 , 01117 {"PM_IERAT_MISS_4K", -1} 01118 , 01119 {"PM_MRK_DERAT_REF_16G", -1} 01120 , 01121 {"PM_MRK_DERAT_MISS_16G", -1} 01122 , 01123 {"PM_RUN_PURR", -1} 01124 , 01125 {"PM_RUN_INST_CMPL", -1} 01126 };